08 March 2024 (Morning)/

### ISLAMIC UNIVERSITY OF TECHNOLOGY (IUT) ORGANISATION OF ISLAMIC COOPERATION (OIC) Department of Computer Science and Engineering (CSE)

MID SEMESTER EXAMINATION DURATION: 1 HOUR 30 MINUTES

#### SUMMER SEMESTER, 2023-2024 FULL MARKS: 75

### CSE 4621: Microprocessor and Interfacing Programmable calculators are not allowed. Do not write anything on the question paper.

Answer all 3 (three) questions. Figures in the right margin indicate full marks of questions with corresponding COs and FOs in parentheses.

|    | a) Differentiate between multicore and multiprocessing systems.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4<br>(CO1)<br>(PO1)     |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
|    | b) The physical address of an Intel 8086 memory location is 4A.37BH. Compute the following<br>instructions with necessary explanation:<br>i. The offset address if the segment number if s 40FFH.<br>ii. The segment number if no 66rds address is 1 23BH.                                                                                                                                                                                                                                                                                                                                                                                                       | 3×2<br>(CO2)<br>(PO1)   |
|    | c) Discuss the necessity of two separate registers for addressing in an Intel 8086 microprocessor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5<br>(CO1)<br>(PO1)     |
| 2. | a) What do you mean by a 16-bit microprocessor? Outline the differences between a modern<br>microprocessor and the classical Intel 8086 microprocessor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3 + 4<br>(CO1)<br>(PO1) |
|    | <li>b) Design the updated architectural diagram by making the following changes to the Intel 8086<br/>internal architecture:</li>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 5 × 3<br>(CO3)<br>(PO2) |
|    | 1. Remove the Arithmetic Logic Unit. The associated operations will be performed by a separate copressore connected through an interface and the existing ones. 10. Add two new general purpose registers similar to the existing ones. 10. Add two issues is reduced cording 20 bits to 16 bits. Howeve the redundant registers. () On a system with detrictal configurations, the game Red Dead Redemption 2 was played on Microprocessor A and Microprocessor B, yielding frame use of 160 by and 150 bits respectively. Can it be concluded from the benchmark results that Microprocessor A is superior to Microprocessor B in terms of gaming performance? | 5<br>(CO3)<br>(PO2)     |
| 3. | For the following questions, replace $\pm dID2$ and $\pm dID4$ with the last 2 and 4 digits of your student ID in hexadecimal respectively. For example - if your ID is 180041120, then stdID2 will be 204 and stdID4 will be 1120H.                                                                                                                                                                                                                                                                                                                                                                                                                             |                         |
|    | a) Suppose CL = 00h and the instruction SUB CL, stdID2 is executed. Calculate the up-<br>dated Overflow, Sign, Zero, Auxillary Carry, Parity, Carryflagresister<br>values with proper explanation.                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (CO2<br>(PO1            |
|    | <ul> <li>b) Construct and explain the machine code for the following instructions:         <ol> <li>MOV stdTD4 [BX] [ST], AX</li> <li>MOV StsTdTD4 [BX], DH</li> </ol> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6 × 2<br>(CO2<br>(PO1   |
|    | <ul> <li>i. In the interview of the following machine code to the corresponding assembly language<br/>instructions:         <ul> <li>i. 1011 1101 ; 1101 0011 ; 1011 0100</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6 × 3<br>(CO2<br>(PO1   |
|    | H. HOIT 1101 ; HOIT 0011 ; HOIT 0100<br>H. DOIT 1110 ; 1000 1011; OIT1 0110; 1100 1011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                         |

# Appendix

| REG | W=0 | W=1 |
|-----|-----|-----|
| 000 | Al  | AX  |
| 001 | CL  | CX  |
| 010 | DL  | DX  |
| 011 | BL  | BX  |
| 100 | AH  | SP  |
| 101 | CH  | BP  |
| 110 | DH  | SI  |
|     | BH  | DI  |

Table 1: MOV Instruction Coding: REG Field

## Table 2: MOV Instruction Coding: MOD and R/M Field

| RM/MOD | 00          | 01               | 10                | 11  |     |
|--------|-------------|------------------|-------------------|-----|-----|
| RM/MOD |             |                  | 10                | W=0 | W=1 |
| 000    | [BX] + [SI] | [BX] + [SI] + d8 | [BX] + [SI] + d16 | AL  | AX  |
| 001    | [BX] + [DI] | [BX] + [DI] + d8 | [BX] + [DI] + d16 | CL  | CX  |
| 010    | [BP] + [SI] | [BP] + [SI] + d8 | [BP] + [SI] + d16 | DL  | DX  |
| 011    | [BP] + [DI] | [BP] + [DI] + d8 | [BP] + [DI] + d16 | BL  | BX  |
| 100    | [SI]        | [SI] + d8        | [SI] + d16        | AH  | SP  |
| 101    | [DI]        | [DI] + d8        | [DI] + d16        | CH  | BP  |
| 110    | d16         | [BP] + d8        | [BP] + d16        | DH  | SI  |
| 111    | [BX]        | [BX] + d8        | [BX] + d16        | BH  | DI  |

### Table 3: OF Codes for Various Instructions

| Instruction Name        | Opcode   |
|-------------------------|----------|
| IN                      | 1110010  |
| MOV (Reg, Memory)       | 100010   |
| MOV (Immediate)         | 1011     |
| Segment Override Prefix | 001xx110 |